~ruther/vhdl-spi-2

ref: 8d761360cbb661e8c9aa3ade570d30c31b1d79d4 vhdl-spi-2/hdl_spi/src/spi_master_ctrl.vhd -rw-r--r-- 8.5 KiB
21e3de55 — Rutherther 1 year, 3 days ago
fix: master didn't go to invalid data when data are read on first cycle of ready
b0573427 — Rutherther 1 year, 4 days ago
fix: rx, tx disabling
6883a176 — Rutherther 1 year, 4 days ago
fix: prevent pulses on tx_ready_o, rx_block assertion when rx is ready
19cab454 — Rutherther 1 year, 4 days ago
fix: support other divisors than 2
5c7a8bb4 — Rutherther 1 year, 4 days ago
fix: multiple issues in design

- setting lost rx data at correct time
- clearing lost rx data on start so the value is determined
- resolving pulses on stuff that depended on zero signal in ctrl
- allowing next tx right after one ended (crucial for divisor = 2)
d990ecaa — Rutherther 1 year, 7 days ago
feat: implement masterslave spi switch peripheral
dc0e370a — Rutherther 1 year, 8 days ago
feat: implement initial hdl_spi